# A 256 × 256 CMOS Imaging Array with Wide Dynamic Range Pixels and Column-Parallel Digital Output

Steven Decker, *Member, IEEE*, R. Daniel McGrath, *Senior Member, IEEE*, Kevin Brehmer, *Member, IEEE*, and Charles G. Sodini, *Fellow, IEEE* 

Abstract—A stepped reset-gate voltage technique is applied to a CMOS active pixel sensor array to increase dynamic range by 26 dB. A frame rate of 390 frames/s is achieved using column-parallel output circuits. Switched-capacitor correlated double-sampling circuits reduce fixed-pattern noise to 4.0 mV (dark). Cyclic analog-to-digital converters achieve approximately 9-b accuracy. At 30 frames/s, random noise is 0.56 mV (dark), optical dynamic range is 96 dB, and power is 52 mW.

Index Terms—Active pixel sensor (APS), analog-digital conversion, CMOS analog integrated circuits, image sensors, smart pixels.

### I. INTRODUCTION

CTIVE pixel sensor (APS) arrays are under extensive investigation as a possible alternative to conventional charge-coupled device (CCD) imagers. Potential benefits include increased system integration, reduced power consumption, and flexible pixel addressing. The CMOS image sensor described in this paper is intended for an automotive stereo vision system, where the scene dynamic range may be as much as five orders of magnitude [1]. If the scene dynamic range exceeds the sensor dynamic range, portions of the image will be clipped in the dark and/or bright regions. The dynamic range of typical CMOS image sensors is around 70 dB, which is well below the application requirement.

Previous techniques for extending dynamic range usually employ a nonlinear imaging element, often the gate-source voltage of a subthreshold MOSFET or the voltage across a forward-biased diode [1]–[8]. Depending on the specific technique, these schemes may suffer from image lag, large pixel size, inflexible compression characteristic, or long integration time.

This paper describes the design and evaluation of a 256  $\times$  256 CMOS pixel array, which uses a dynamic range expansion

Manuscript received April 20, 1998; revised September 15, 1998. This work was supported by the National Science Foundation under Contract MIP-9423221.

Publisher Item Identifier S 0018-9200(98)08850-7.



Fig. 1. Equivalent schematic of pixel.

technique providing flexible digital control of the compression characteristic. This allows the user to change the compression based on the lighting conditions or system requirements and allows simple data processing to invert the compression and obtain the original image. The pixel does not require any components beyond those normally present in a standard CMOS pixel. Pixel readout is column-parallel for high frame rate, with one correlated double-sampling (CDS) circuit per column and one analog-to-digital converter (ADC) per two columns.

The theory behind the wide dynamic range algorithm is described in Section I. The imager design is discussed in Section II. Measured test results from a prototype imager are presented in Section III. Conclusions are provided in Section IV.

#### II. THEORY

The technique used to increase dynamic range was originally described in terms of a CCD pixel [9], [10] but can be readily adapted to a CMOS pixel. The equivalent circuit and cross section for the CMOS pixel are shown in Figs. 1 and 2, respectively. The structure is essentially identical to a standard APS pixel design. A charge spill gate M3 is added to increase the sensitivity but is not necessary to implement the wide dynamic range algorithm. M3's gate is held at a constant potential of approximately 1 V. Charge generated in the photodiode flows into M3's source and is discharged through M3's drain into the charge sense diffusion. This allows charge generated over a large  $n^+$  diffusion area to be

S. Decker and C. G. Sodini are with the Massachusetts Institute of Technology, Cambridge, MA 02139 USA (e-mail: decker@mtl.mit.edu; sodini@mtl.mit.edu).

R. D. McGrath is with Polaroid Corp., Cambridge, MA 02139 USA (email: mcgratd@polaroid.com).

K. Brehmer is with PixelCam, Inc., Campbell, CA 95008 USA (e-mail: brehmer@mindspring.com).



Fig. 2. Cross section of wide dynamic range pixel.



Fig. 3. Integration and reset sequence for wide dynamic range. (a) Pixel reset; previously integrated charge is dumped to drain. (b) Start of integration period; charge freely accumulates in photodiode. (c) Photodiode charge limited by lateral overflow gate. (d) Near end of integration period; charge freely accumulates in photodiode.

sensed using a small capacitance. Since the photodiode is not reset between frames, the charge spill gate is likely to increase image lag.

Fig. 3 shows the operating sequence for the wide dynamic range (compressive) pixel. In Fig. 3(a), the pixel is first reset by pulling the lateral overflow gate voltage B(t) high. This lowers the potential barrier between the charge sense node and drain diffusion and allows excess charge to flow into the drain. In (b), after reset, the lateral overflow gate is abruptly raised a small amount. Charge begins to accumulate in the photodiode at a rate proportional to the illumination. Over the integration period, the lateral overflow gate rises at a rate that increases with time. In (c), if the illumination is sufficiently high, there will be a period of time in the integration interval during which the photodiode charge is limited by the lateral overflow gate. In (d), eventually, the lateral overflow gate rises fast enough to retain all of the photocurrent entering the integration well. At the end of the integration period, the row select is turned on and the output voltage is sensed on the column output line.

Compared to the standard pixel, the compressive pixel has significantly different properties in three areas. The main difference is the intentional change in the transfer characteristic relating input illumination to output voltage, described in Section II-A. However, the random and fixed-pattern noise (FPN) as functions of illumination also change. These differences are explained in Sections II-B and II-C.





Fig. 4. Example barrier and charge integration curves. The barrier curves are shown in bold. Charge integration curves for high and low illumination are shown by dashed and solid lines, respectively. (a) Continuous barrier and (b) stepped barrier.

# A. Relationship Between Barrier Curve and Compression Curve

The barrier height as a function of time is referred to as the barrier curve b(t), and the resultant integrated charge as a function of illumination is referred to as the compression curve Q(I). Example barrier curves and their corresponding compression curves are shown in Fig. 4. The barrier height b(t) represents the charge capacity of the sense node and is the product of the sense-node capacitance and barrier potential voltage, which is a function of the lateral overflow gate voltage B(t).

The continuous-time case is shown in Fig. 4(a). The charge integration curve (integrated charge as a function of time) is shown for two illumination levels. For low illumination, the charge integration curve stays below the barrier, and all photogenerated charge is retained for the entire integration period. For high illumination, the charge integration curve starts below the barrier curve and rises linearly. At some point, the charge integration curve intersects the barrier curve. The charge integration curve cannot go above the barrier curve, since that excess charge would immediately flow to the drain node. The charge integration curve therefore follows the barrier curve until the slope of the barrier curve equals the initial slope of the charge integration curve. This time is the "departure time"  $t_d$ . From  $t_d$  until the end of the integration period, the barrier curve lies above the charge integration curve, and all photocharge falling on the pixel during this interval is retained.

The integrated charge at time  $t_d$  is referred to as the barrier-limited charge  $Q_{bl}$  because the integrated charge is continuously limited by the barrier curve until time  $t_d$ . The

DECKER et al.: CMOS IMAGING ARRAY 2083

charge integrated between  $t_d$  and the end of the integration period is referred to as the freely integrated charge  $Q_{\rm free}$ because no photogenerated carriers flow into the drain during this period.

For convenience, the barrier curve is approximated by a stepped waveform as shown in Fig. 4(b). Charge integration curves corresponding to low and high illumination levels are again shown. The resultant compression curve is now piecewise linear, and the number of segments is equal to the number of steps in the barrier function. The departure time must be one of the  $t_i$ ; in this example, it is  $t_2$ .

A relationship between b(t) and Q(I) can be determined assuming that the photocurrent is constant over the integration period. The barrier curve is defined by the N corners  $(t_i, b_i)$ , and the compression curve by the N breakpoints  $(I_k, Q(I_k))$ . Levels should be chosen so that the piecewise linear curve connecting the points  $(t_i, b(t_i))$  is convex upward. Otherwise, the compression curve will have fewer than N segments

$$\frac{b_1}{t_1} < \frac{b_i - b_{i-1}}{t_i - t_{i-1}} < \frac{b_{i+1} - b_i}{t_{i+1} - t_i}, \quad 2 \le i \le N - 1.$$
 (1)

The compression curve is piecewise linear, with positive but decreasing slopes. The compression curve always starts at zero, and limits at the saturation charge  $Q_{\text{max}}$  for  $I \geq I_N$ .

If the barrier levels  $b_k$  and departure times  $t_k$  are known, the compression curve breakpoints  $(I_i, Q(I_i))$  can be calculated. Breakpoints occur when the charge integration curve departure point switches from  $t_d = t_k$  to  $t_d = t_{k+1}$ . At this point, both  $t_k$  and  $t_{k+1}$  are departure points. The charge integration curve passes through  $(t_k, b_k)$  and  $(t_{k+1}, b_{k+1})$ 

$$I_i = \frac{b_i - b_{i-1}}{t_i - t_{i-1}}, \quad 1 \le i \le N$$
 (2)

$$Q(I_i) = b_{i-1} + I_i(T - t_{i-1}), \quad 1 < i < N.$$
 (3)

Similarly, for almost any piecewise-linear compression curve, barrier levels  $b_k$  and departure times  $t_k$  can be found to obtain that compression curve. The departure times are uniquely determined by the slopes of the segments of the compression curve; once these are known, the barrier levels can be found by rearranging (3)

$$\begin{split} t_k &= T - \frac{Q(I_{k+1}) - Q(I_k)}{I_{k+1} - I_k}, & 0 \le k \le N - 1 \\ b_k &= Q(I_{k+1}) - I_{k+1}(T - t_k), & 0 \le k \le N - 1. \end{split} \tag{4}$$

$$b_k = Q(I_{k+1}) - I_{k+1}(T - t_k), \quad 0 \le k \le N - 1.$$
 (5)

# B. Random Noise

The main contributions to pixel random noise are shot noise from the current flowing over the barrier, the dark current, and the photogenerated current.

Subthreshold current flows through the charge spill device and lateral overflow gate during reset, and during a portion of the integration period if the illumination is high enough. It is assumed that the shot noises on the currents through M3 and M4 are independent but have the same magnitude (since the average currents are the same). The voltage noise at the sense node is calculated by integrating the product of the current noise spectral density and the sense node impedance

$$v_{n,bar}^2 = 2 \int_0^\infty \frac{2qI}{|g_s + j2\pi f C_{\text{sense}}|^2} df$$
 (6)

$$= (4qI)\frac{g_s}{C_{\text{sense}}} \frac{1}{2\pi} \frac{\pi}{2} \left(\frac{1}{g_s}\right)^2 \tag{7}$$

$$=\frac{qI}{q_{s}C_{\text{source}}}\tag{8}$$

$$=\frac{kT}{C_{\text{cense}}}\tag{9}$$

where the conductance looking into the source of the lateral overflow transistor is

$$g_s = \frac{I}{kT/q} \tag{10}$$

and  $C_{\text{sense}}$  is the total capacitance on the charge sense node. This number is doubled by the CDS operation, since the shot noise is uncorrelated between the intervals when charge flows over the barrier. This noise component is not a function of illumination. Although this result is identical to the wellknown result for reset noise of a (CCD) output diffusion [11], that was not immediately obvious since the noise mechanisms are different.

The total random noise is the sum of the random noise at the departure time, given by the expression above, and the random noise due to charge accumulated between the departure time and the end of the integration period. The charge accumulated during this interval is simply  $Q_{\text{free}}$ , and the associated number of noise electrons is equal to the square root of the number of integrated electrons. This, in turn, is a function of the photocurrent, dark current, and chosen compression function. The associated random noise voltage on the sense node is

$$v_{n,phot}^2 = \frac{qQ_{\text{free}}}{C_{\text{corpse}}^2} \tag{11}$$

and the total random noise with CDS is therefore

$$v_{n,tot}^2 = 2\frac{kT}{C_{\text{sense}}} + \frac{qQ_{\text{free}}}{C_{\text{sense}}^2}.$$
 (12)

C. FPN

FPN is caused by mismatches in the optical aperture  $A_{\rm opt}$ , the sense node source/drain capacitance  $C_{sd}$ , pixel dark current  $I_{\rm dark}$ , M1's width and length  $W_1$  and  $L_1$ , M1's effective threshold voltage  $V_{te,1}$ , M3's drain overlap capacitance  $C_{ol,3}$ , M4's effective threshold voltage  $V_{te,4}$ , column bias current  $I_{cs}$ , row select "on" resistance  $r_{ds,2}$ , M1's back-gate parameter  $\gamma_{M1}$ , and M4's overlap capacitance  $C_{ol.4}$ . FPN associated with a mismatch source is determined by comparing the output voltages of two pixels that differ in that one parameter but are otherwise identical [12].

Table I lists the sources of FPN and the sensitivity of the pixel output voltage to each mismatch. These sensitivities are shown qualitatively in Fig. 5. Mismatches in  $I_{cs}$ ,  $r_{ds,2}$  $V_{te, M1}$ , and  $\Delta V_{te, M4}$  produce the same output offset voltage

| FPN Sources in Wide Dynamic Range Pixel |                                                                                                                 |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Parameter                               | Sensitivity                                                                                                     |
| $C_{sd}, C_{ol,3}$                      | $rac{G_{sf}}{C_{sense}^2}Q'$                                                                                   |
| $A_{opt}$                               | $-G_{sf}rac{Q_{free}}{A_{opt}C_{sense}}rac{I}{I+I_{dark}}$                                                    |
| $I_{dark}$                              | $-G_{sf}rac{Q_{free}/C_{sense}}{I+I_{dark}}$                                                                   |
| $V_{te,1}$                              | -1                                                                                                              |
| $V_{te,4}$                              | -1                                                                                                              |
| $C_{ol,4}$                              | $\left[ rac{G_{sf}}{G_{sense}^2} \left( Q_{free} - rac{C_{ol,4}}{G_{sense}} (Q_{max} - Q_{bl})  ight)  ight]$ |
| $I_{cs}$                                | $-\frac{G_{sf}}{g_{m1}}$                                                                                        |
| $W_1$                                   | $\frac{2}{3}L_1C_{ox}(1-G_{sf})\frac{G_{sf}Q'}{C_{sense}^2} + \frac{G_{sf}I_{cs}}{g_{m1}W_1}$                   |
| $L_1$                                   | $\frac{2}{3}W_{1}C_{ox}(1-G_{sf})\frac{G_{sf}Q'}{G_{sense}^{2}}-\frac{G_{sf}I_{cs}}{g_{m1}L_{1}}$               |
| $r_{ds,2}$                              | $-I_{cs}$                                                                                                       |
|                                         | 1 0-1                                                                                                           |

TABLE I FPN Sources in Wide Dynamic Range Pixel

$$Q' = Q_{free} + \frac{C_{ol,4}}{G_{our,ol}}(Q_{max} - Q_{bl})$$



Fig. 5. Qualitative FPN sensitivities for various mismatch sources in wide dynamic range pixel.

at all illuminations. Mismatch in  $A_{\mathrm{opt}}$  affects only the freely accumulated charge  $Q_{\mathrm{free}}$ . It does not affect  $Q_{bl}$  because there are a limited number of barrier level values  $b_k$  that  $Q_{bl}$  can have, and it requires a large change in illumination or FPN to switch between barrier levels. Mismatch in  $A_{\mathrm{opt}}$  does not



Fig. 6. Block diagram of test chip.

contribute to dark FPN because there is no photogeneration in the dark. At high illumination, the FPN sensitivity depends on the barrier curve; the plots in Fig. 5 assume that the free charge component tends toward zero as the pixel saturates. The most important FPN sources are those that cause dark offset errors that cannot be removed by CDS. This includes mismatches in  $I_{\rm dark}$  and any component of  $C_{\rm sense}$ . The FPN due to dark current mismatch is

$$FPN_{I_{\text{dark}}} = G_{sf} \frac{I_{\text{dark}} T_{\text{int}}}{C_{\text{sense}}} \frac{\Delta I_{\text{dark}}}{I_{\text{dark}}}$$
(13)

where  $G_{sf}$  is the source-follower gain. Using the measured value of  $I_{\rm dark}$  and a 33-ms integration time, and assuming a  $I_{\rm dark}$  mismatch of 20%, FPN $_{I_{\rm dark}}$  would be about 1.2 mV. The FPN due to sense capacitance mismatch is

$$FPN_{C_{\text{sense}}} = G_{sf} \frac{C_{ol,4}}{C_{\text{sense}}} \frac{(b(0) - b(T_{\text{int}}))}{C_{\text{sense}}} \frac{\Delta C_{\text{sense}}}{C_{\text{sense}}}$$
(14)

where b(0) is the barrier curve value at reset and  $b(T_{\mathrm{int}})$  is the barrier curve value at the end of the integration period. Assuming a 2%  $C_{\mathrm{sense}}$  mismatch,  $\mathrm{FPN}_{C_{\mathrm{sense}}}$  would be about 2.8 mV. These are rough estimates based on assumed mismatches, which could be significantly larger or smaller.

# III. IMAGE DESIGN

A block diagram of the imager is shown in Fig. 6. The imager includes a  $256 \times 256$  array of wide dynamic range pixels and a 256-stage, 9-bit shift register for barrier generation and row select. Each column has a dedicated CDS circuit, and every two columns share a cyclic ADC. The barrier generation shift register is described first, then the CDS and ADC circuits.

# A. Barrier Generation

The barrier voltage waveform is generated by an 8-bit wide, 256-stage digital shift register. Three bits are entered from off-chip and decoded to produce an 8-bit word containing exactly one "1" bit. Once every row readout time, the shift register is advanced by one row and the new word is entered at the front. In each row, the corresponding word selects one of eight analog bias lines to connect to the lateral overflow gate line common to all pixels in the row.

DECKER et al.: CMOS IMAGING ARRAY 2085



Fig. 7. Barrier waveform generator circuit for two rows. Only two barrier generation shift registers are shown.



Fig. 8. Staggered readout example for an eight-row, four-step barrier function imager.  $T_r$  is the row time and  $T_f$  is the frame time. The digital word next to each row specifies which analog level  $V_{ij}$  is connected to the barrier in that row.

Fig. 7 shows two bits of the barrier generation shift register for one row. The analog voltages are  $V_1$  and  $V_2$ . The two-phase nonoverlapping clock is  $\mathbf{p1}$  and  $\mathbf{p2}$ , which is generated on-chip from an external clock. If  $d_i$  is one, row (i) is connected to  $V_i$  when  $\mathbf{p2}$  goes high. If  $d_i$  is zero, no connection is made between row (i) and  $V_i$ . In each row, exactly one of the digital bits  $d_i$  will be a one, so the row is connected to exactly one of the analog levels  $V_i$ . The bit travels to the output unchanged (since the two inversions cancel), where it is passed on to the next row.

Fig. 8 shows the barrier waveforms for each row and the switch connections at the instant of time indicated by the dashed line. The figure is drawn for an eight-row, four-step barrier function imager, but this example scales to the actual 256-row, eight-step barrier function test chip. Each time the



Fig. 9. Complete CDS circuit schematic. Input signal path is shown in bold. On sample phase, signal is passed onto C4. On reset phase, signal is passed onto C2.



Fig. 10. CDS clocking sequence. The signal path is shown in bold.

barrier shift register advances, the dashed line moves to the left by the row time  $T_r$ . After eight row times, all rows have been read out and the cycle repeats, so for this example, the frame time  $T_f = 8T_r$ . The actual test chip has 256 rows, so  $T_f = 256T_r$ . The dynamic range enhancement technique is very flexible since not only the analog voltage levels but also the step timing is user adjustable.

# B. CDS

Fig. 9 shows a complete schematic diagram of the CDS circuit. The CDS circuit reduces FPN by subtracting the pixel output at the end of the integration period from the pixel output at reset. It also converts the single-ended output from the pixel to a fully differential voltage. When a pixel reaches the end of its integration period, its row select turns on. At the same time, sample1 goes high. The CDS circuit configuration during this interval is shown in Fig. 10(a). After the column line voltage  $v_{\rm line}(t_1)$  and op-amp output  $V_o$  have settled to the required accuracy, sample1 goes low. Feedback switches



Fig. 11. Schematic diagram for one stage of cyclic ADC.

M9 and M10 are timed to open slightly before the other switches clocked on sample1 to avoid voltage-dependent clock feedthrough. Next, sample2 goes high and p2 goes high. There is no specific delay required between the falling edge of sample1 and the rising edge of sample2, but the two clocks must not overlap. The rising edge of p2 advances the barrier generation shift register so that the lateral overflow gate voltage rises to the reset level. The CDS configuration during this period is shown in Fig. 10(b). After the column line voltage  $v_{\rm line}(t_2)$  and the op-amp output have settled, isolate goes low, isolating the CDS circuit from any change in potential on the column line. This configuration is shown in Fig. 10(c).

# C. Cyclic ADC

Several approaches have been taken to focal-plane data conversion, including sigma-delta, successive approximation, and single-slope architectures [13]–[15]. A cyclic architecture was chosen for this chip as a reasonable approach for 8–10-bit accuracy at several hundred frames per second. The converter is similar to a previous design [16], but with a simplified clocking scheme that does not compensate for capacitor ratio mismatch. The converter has two stages, each of which contains an op-amp, four capacitors, a dynamic latch, and several NMOS switches. A four-phase nonoverlapping clock is used. The schematic diagram for one stage is shown in Fig. 11,



Fig. 12. Cyclic ADC algorithm.

and a block diagram of the algorithm is shown in Fig. 12. At the start of a conversion cycle, the first stage samples the input to the ADC on  $\phi$ 1. In the second stage, the dynamic latch is activated, producing the least significant bit from the previous sample. Simultaneously, the second stage calculates the residue from this bit. On  $\phi$ 2, the first stage compares the sampled input to zero. The first-stage op-amp acts as an openloop preamp for the dynamic latch. As the op-amp outputs diverge, their difference eventually exceeds the dynamic latch offset voltage. During this phase, the second stage is reset by shorting the op-amp outputs together. On  $\phi$ 3, the first-stage latch is disconnected from the op-amp and activated, producing the most significant bit (MSB). The residue of the first stage is calculated by multiplying the sampled input by two and either adding or subtracting twice the reference voltage, depending on whether the MSB was one or zero. The second stage is sampling the residue produced by the first stage. On  $\phi$ 4, the first stage is reset by shorting the op-amp outputs together. The second-stage op-amp acts as a preamp for the secondstage dynamic latch. Subsequent clock phases repeat the cycle, except that on  $\phi 1$ , the first stage samples the residue from the second stage instead of the ADC input. Bits are produced on  $\phi$ 1 and  $\phi$ 3, so a 10-b conversion requires five complete clock periods.

# IV. EXPERIMENTAL RESULTS

### A. Pixel Response

Basic operation of the wide dynamic range pixel was confirmed using an individual test pixel structure. The test pixel is identical to an array pixel but is buffered by a PMOS source follower, which adds approximately 1 V to the output voltage. The pixel output and barrier curve are shown in Fig. 13 for low, medium, and high illumination. The barrier curve and charge integration curve decrease with time since a *reduction* in lateral overflow gate voltage corresponds to an *increase* in barrier height.

# B. Responsivity and Conversion Gain

Responsivity and conversion gain were measured using a  $10 \times 10$  array of test pixels. These pixels are identical to array pixels, except that their sense nodes are connected together and brought to a pin. Responsivity is found by illuminating the test pixel array with monochromatic light. The light power per unit area is measured with a calibrated photodiode, and



Fig. 13. Pixel output and barrier curve: (a) low illumination, (b) medium illumination, and (c) high illumination.

Fig. 14. On-chip converter linearity plots: (a) differential nonlinearity and (b) integral nonlinearity.

the total test array current is measured with a picoammeter; the ratio of these quantities is defined as the responsivity. The photodiode and test pixel array were illuminated two ways: through a small aperture and using flood exposure. These



Fig. 15. Measured random and fixed-pattern noise for imager operating in linear mode. One pA is equivalent to 61 lux.



Fig. 16. Measured random and fixed-pattern noise for imager operating in compressive imaging mode. One pA is equivalent to 61 lux.

techniques gave similar results; their averages at 450, 550, and 650 nm are shown in Table II. No infrared cut filter or on-chip color filter was used.

Conversion gain is the change in pixel output voltage divided by the change in integrated charge. Conversion gain is a weak function of bias point, since the quantum efficiency, sense node capacitance, and pixel source follower gain are functions of output voltage. An average value was measured by finding the photocurrent that moves the test pixel output voltage over its output range. This technique produced a conversion gain of 13.1  $\mu$ V/e<sup>-</sup>, close to the estimated value of 16.8  $\mu$ V/e<sup>-</sup>.

# C. ADC

The differential nonlinearity (DNL) and integral nonlinearity (INL) plots for the ADC are shown in Fig. 14. The tested sampling rate is 12.8 kS/s, and the sample is digitized to 12 bits. The DNL and INL indicate 9-b accuracy. The INL plot has a large shift at the major carry point and smaller shifts at the next most significant carry points, characteristic of capacitor mismatch or signal-dependent charge feedthrough. Nonlinearity plots obtained from three chips produced very similar results.

#### D. Random and Fixed-Pattern Noise

FPN and random noise are determined by uniformly illuminating the pixel array at several different irradiances. At each irradiance, 16 frames are captured. FPN is calculated from the measured data using the following equations:

FPN (column) = 
$$\sqrt{\frac{\sum_{j} (\overline{P}_{j} - \overline{P})^{2}}{j-1}}$$
 (15)

$$\text{FPN (pixel)} = \sqrt{\frac{\sum_{i,j} (P_{i,j} - \overline{P}_j)^2}{i \cdot j - 1}}. \tag{16}$$

Random noise is determined by averaging all 16 frames and subtracting that average from each frame. The rms pixel value of the difference frames represents random noise

$$v_{n,rms} = \sqrt{\frac{\sum_{f} (P_f(i,j) - \overline{P}(i,j))^2}{f - 1}}.$$
 (17)

The FPN and random noise for the linear imaging mode is shown in Fig. 15. Pixel FPN initially rises from its value in the dark due to gain FPN sources but falls when the pixels saturate. This is expected, since sense capacitance and optical aperture do not affect the output voltage when the pixel saturates. Random noise also initially increases from its value in the dark, presumably due to photonic noise. It falls when the pixel saturates, since photonic shot noise goes away, leaving only barrier shot noise.







Fig. 17. Sample frames from imager: (a) linear imaging mode, low illumination; (b) linear imaging mode, high illumination; and (c) compressive imaging mode, same illumination as (b).

The FPN and random noise for the compressive imaging mode are shown in Fig. 16. These curves depend on the barrier



Fig. 18. Die photo of prototype imager.

curve; the lateral overflow gate voltage used here is

ateral overflow gate voltage used here is 
$$b(t) = \begin{cases} 4.7V & 0 \le t \le \frac{1}{2}T \\ 4.4V & \frac{1}{2}T \le t \le \frac{3}{4}T \\ 4.1V & \frac{3}{4}T \le t \le \frac{7}{8}T \\ 3.8V & \frac{7}{8}T \le t \le \frac{15}{16}T \\ 3.5V & \frac{15}{16}T \le t \le \frac{31}{32}T \\ 3.2V & \frac{31}{32}T \le t \le \frac{63}{64}T \\ 2.9V & \frac{63}{64}T \le t \le \frac{127}{128}T \\ 5.0V & \frac{127}{128}T \le t \le T. \end{cases}$$

Column FPN approximately follows the shape of the transfer characteristic, implying that column-to-column mismatch is mostly a gain error on the pixel output voltage. FPN and random noise for the linear and compressive imaging modes are the same at the high and low limits.

# E. Sample Frames

Fig. 17 shows representative imager output. Fig. 17(a) shows a toy truck imaged using the conventional linear imaging mode. Details of the truck bottom are lost due to the low light level. In Fig. 17(b), the lighting is increased sufficiently to make out details in the lower half, but now the upper half of the truck is saturated. Fig. 17(c) is taken using the same illumination as in (b), but now compressive imaging with approximately 20× increase in dynamic range is used. Details in both halves of the image are clearly visible. Image lag was not characterized.

A die photo of the prototype wide dynamic range imager is shown in Fig. 18.

#### V. SUMMARY

A technique has been demonstrated for increasing dynamic range in a CMOS imager by a factor of approximately 20. The technique, based on a previously described technique for CCD imagers, requires no additional circuitry in the pixel and therefore no reduction in fill factor. The piecewise-linear compression curve is digitally controlled by the user.

The column-parallel switched-capacitor CDS circuit reduces many forms of offset FPN. Offset FPN sources that are not removed include lateral overflow gate overlap capacitance and dark current mismatch. The CDS amplifier offset voltage is nulled, but mismatch in the CDS capacitors contributes to gain FPN. The switched-capacitor cyclic ADC achieves approximately 9-b accuracy, limited by capacitor matching.

Table II gives measured performance statistics for the prototype imager.

#### ACKNOWLEDGMENT

The authors wish to acknowledge the contributions of S. Kim, M. Ashburn, J. Gealow, and J. Lloyd. They also thank National Semiconductor Corp. for providing fabrication of the

#### REFERENCES

- [1] U. Seger, H.-G. Graf, and M. E. Landgraf, "Vision assistance in scenes with extreme contrast," IEEE Micro Mag., pp. 50-56, Feb. 1993.
- [2] S. G. Chamberlain and J. P. Y. Lee, "A novel wide dynamic range silicon photodetector and linear imaging array," IEEE J. Solid-State Circuits, vol. SC-19, pp. 41-48, Feb. 1984.
- J. Mann, "Implementing early visual processing in analog VLSI: Light adaptation," in Proc. SPIE Visual Information Processing: From Neurons to Chips, vol. 1473, 1991.
- [4] M. A. Mahowald, "Silicon retina with adaptive photoreceptors," in *Proc*. SPIE Visual Information Processing: From Neurons to Chips, vol. 1473,
- N. Ricquier and B. Dierickx, "Pixel structure with logarithmic response for intelligent and flexible imager architectures," Microelectron. Eng., vol. 19, pp. 631-634, 1992.
- [6] W. D. Washkurak and S. G. Chamberlain, "Switched CCD electrode photodetector," U.S. Patent 5 602 407, Feb. 1997.
- [7] F. J. Kub and G. W. Anderson, "Compressing photodetectors for long optical pulses using a lateral blooming drain structure," IEEE Trans. Electron Devices, vol. 40, pp. 1740-1744, Oct. 1993.
- [8] D. A. Satorius, "Nonlinear compression yielding high dynamic range from the Fairchild CCD 181 sensor," in Proc. SPIE Optical Technology for Microwave Applications VI, vol. 1703, 1992.
- M. Sayag, "Nonlinear photosite response in CCD imagers," U.S. Patent 5 055 667, Oct. 1991.
- [10] T. F. Knight, "Design of an integrated optical sensor with on-chip preprocessing," Ph.D. dissertation, Massachusetts Institute of Technology, Cambridge, 1983.
- [11] C. H. Sequin and M. F. Tompsett, Charge Transfer Devices. New York: Academic, 1975.
- S. J. Decker, "A wide dynamic range CMOS imager with parallel on-chip analog-to-digital conversion," Ph.D. dissertation, Massachusetts Institute of Technology, Cambridge, Sept. 1997. [13] Z. Zhou, B. Pain, and E. R. Fossum, "CMOS active pixel sensor with on-
- chip successive approximation analog-to-digital converter," IEEE Trans. Electron Devices, vol. 44, pp. 1759-1763, Oct. 1997.
- [14] J. Nakamura, B. Pain, T. Nomoto, T. Nakamura, and E. R. Fossum, "On-focal-plane processing for current-mode active pixel sensors," IEEE Trans. Electron Devices, vol. 44, pp. 1747-1758, Oct. 1997.
- [15] E. R. Fossum, "CMOS image sensors: Electronic camera-on-a-chip," IEEE Trans. Electron Devices, vol. 44, pp. 1689-1698, Oct. 1997.
- P. W. Li, M. J. Chin, P. R. Gray, and R. Castello, "A ratio-independent algorithmic analog-to-digital conversion technique," IEEE J. Solid-State Circuits, vol. SC-19, pp. 828-836, Dec. 1984.



**Steven Decker** (S'87–M'97) received the B.S. degree in electrical engineering from The Ohio State University, Columbus, in 1988 and the S.M. and Ph.D. degrees in electrical engineering from the Massachusetts Institute of Technology, Cambridge, in 1991 and 1997, respectively.

He is currently a Design Engineer in the High Speed Converter group at Analog Devices, Inc., Wilmington, MA. His research interests include CMOS image sensors and integrated analog frontends **Kevin Brehmer** (S'79–M'80) received the B.S. degree from the University of Michigan, Ann Arbor, in 1980 and the M.S. degree from Santa Clara University, Santa Clara, CA, in 1984.

He has been designing CMOS mixed signal system integrated circuits for the past 18 years. These system products designed include Telecom subscriber line chips, various sampled data custom chips, hard-disk-drive read channel chips, scanner chips, and image sensor chips. He has received many patents and has coauthored many papers in each of these product areas. He is currently the President and CEO of PixelCam, Inc., Campbell, CA.



**R. Daniel McGrath** (M'81–SM'91) received the Ph.D. degree in physics from The Johns Hopkins University, Baltimore, MD, in 1979.

From 1979 to 1986, he was with the Central Research Laboratories of Texas Instruments, working on CCD image sensors. His area of interest spanned device physics, technology, design and characterization for military, scientific, and commercial sensors imaging visible light, x-rays, and electrons. The work included the first 1 million pixel imager in 1983. In 1986, he became Manager of a CCD

new product development group. In 1986, he joined the Microelectronics Laboratory of Polaroid Corp., Cambridge, MA, where he worked on the design of CCD image sensors for photographic scanners and electronic still cameras. In 1994, he became Technical Manager of the Image Acquisition Research Group, which is pursuing the development of CMOS-based image sensor arrays and mixed-signal systems. He has given talks and published on design issues of large-area CCD sensors, noise sources in CCD and CMOS image sensors, and the issues faced in developing CMOS image sensors.

Dr. McGrath has served on the technical committee of the International Electron Devices Meeting and International Solid State Circuits Conference, was General Chairman of the 1987 Semiconductor Interface Specialists Conference, and was Coorganizer of the Solid State Circuits Council's 1996 Workshop on CMOS Imaging Technology.



Charles G. Sodini (S'80–M'82–SM'90–F'94) was born in Pittsburgh, PA, in 1952. He received the B.S.E.E. degree from Purdue University, Lafayette, IN, in 1974 and the M.S.E.E. and Ph.D. degrees from the University of California, Berkeley, in 1981 and 1982, respectively.

He was a Member of the Technical Staff at Hewlett-Packard Laboratories from 1974 to 1982, where he worked on the design of MOS memory and later on the development of MOS devices with very thin gate dielectrics. He joined the Faculty of

the Massachusetts Institute of Technology (MIT), Cambridge, in 1983, where he is currently a Professor in the Department of Electrical Engineering and Computer Science. His research interests are focused on integrated circuit and system design with emphasis on analog, RF, and memory circuits and systems. He is a coauthor (with R. T. Howe) of an undergraduate text on integrated circuits and devices entitled *Microelectronics: An Integrated Approach* (Englewood Cliffs, NJ: Prentice-Hall, 1996) He held the Analog Devices Career Development Professorship of MIT's Department of Electrical Engineering and Computer Science.

Dr. Sodini received the IBM Faculty Development Award. He has served on a variety of IEEE conference committees, including the International Electron Device Meeting, where he was the 1989 General Chairman. He was the Technical Program Cochairman for the 1992 Symposium on VLSI Circuits and the 1993–1994 Cochairman of the symposium. He served on the Electron Device Society Administrative Committee from 1988 to 1994 and is currently a member of the Solid-State Circuits Society Administrative Committee, where he is the Meetings Committee Chairman.